Xilinx LOGICORE UG144 Manual do Utilizador Página 137

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 138
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 136
1-Gigabit Ethernet MAC v8.5 User Guide www.xilinx.com 137
UG144 April 24, 2009
R
-- DISCONTINUED PRODUCT --
Appendix D
Core Latency
Transmit Path Latency
As measured from a data octet accepted on tx_data[7:0] of the transmitter client-side
interface, until that data octet appears on gmii_txd[7:0] of the physical side GMII style
interface, the latency through the core in the transmit direction is 9 clock periods of
gtx_clk.
Receive Path Latency
As measured from a data octet accepted on gmii_rxd[7:0] of the physical side GMII
style interface, until that data octet appears on rx_data[7:0] of the receiver client-side
interface, the latency through the core in the receive direction is 9 clock periods of
gmii_rx_clk.
Vista de página 136
1 2 ... 132 133 134 135 136 137 138

Comentários a estes Manuais

Sem comentários