Xilinx LogiCORE IP CAN 3.2 Manual do Utilizador Página 19

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 28
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 18
CAN Getting Started Guide www.xilinx.com 19
UG186 April 19, 2010
Directory and File Contents
<component_name>example design
The example design directory contains the example design files provided with the core.
<component_name>/doc
The doc directory contains the PDF documentation provided with the core.
Table 4-3: Example Design Directory
Name Description
<project_dir>/<component_name>/example_design
<component_name>_top.ucf
Provides example constraints necessary for
processing the CAN core using the Xilinx
implementation tools.
<component_name>_top.v[hd]
The VHDL or Verilog top-level file for the
example design; it instantiates the CAN core.
<component_name>.v
Top-level file for the example design. Only
generated when Verilog design flow is
selected.
Back to Top
Table 4-4: Doc Directory
Name Description
<project_dir>/<component_name>/doc
can_ds265.pdf
CAN v3.2 Data Sheet
can_gsg186.pdf
CAN v3.2 Getting Started Guide
Back to Top
Vista de página 18
1 2 ... 14 15 16 17 18 19 20 21 22 23 24 ... 27 28

Comentários a estes Manuais

Sem comentários